## Chapter 8 3630A/3631A Test Sets Information

8-1 INTRODUCTION
This chapter describes the 3630A and 3631A Test Sets. It provides installation and operation information, an overall functional description, mainframe PCB descriptions, and RF deck assembly descriptions.
8-2 INSTALLATION AND OPERATION
The 363XA Frequency Converter Test Sets are four-channel receivers that measure magnitude and phase of frequency conversion devices. They can operate with two source signals and the receiver signal, all at different frequencies and controlled from the VNA front panel. These test sets can be configured by the user to address a wide variety

These test sets can be configured by the user to address a wide variety of applications. Information pertaining to the operation of these test sets is provided in Appendix A, at the rear of this manual.

| 8-3 | FUNCTIONAL<br>DESCRIPTION | The 3630A and 3631A Test Sets (Figure 8-1, page 8-7) are simi construction and operation. The 3631A differs only by having a tional front end frequency multiplier for its higher frequency of to 60 GHz. Figure 8-2, page 8-8, shows assembly locations. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                           | Front End                                                                                                                                                                                                                                                 | The test sets receive RF energy from the source. This energy is divided. A portion goes to a step attenuator, then out to the RF OUT port. Another portion goes out to the SOURCE LOCK OUT port. The device-under-test (DUT) uses these two signals and returns the Test A/B (T <sub>A</sub> and T <sub>B</sub> ) and Reference A/B (R <sub>A</sub> and R <sub>B</sub> ) signals to the test set front panel ports.                                                 |
|     |                           | First and<br>Second IF<br>Down<br>Conversion                                                                                                                                                                                                              | The test sets have two primary modes of operation:<br>direct and heterodyne. The direct mode is for fre-<br>quencies between 40 MHz and 270 MHz. The<br>heterodyne mode is for frequencies from 270 MHz to<br>40 GHz.                                                                                                                                                                                                                                               |
|     |                           |                                                                                                                                                                                                                                                           | In the direct mode, dual samplers A9T and A11T are like closed switches and send the test ( $T_A$ and $T_B$ ) and reference ( $R_A$ and $R_B$ ) signals to the buffer amplifiers A8T and A10T.                                                                                                                                                                                                                                                                      |
|     |                           |                                                                                                                                                                                                                                                           | In the heterodyne mode, A9T and A11T switch either<br>at the frequency of the first local oscillator (LO 1) or<br>at harmonics of the first LO. The A5T First Local Os-<br>cillator PCB— controlled by the VNA — outputs a<br>357 MHz to 536.5 MHz LO frequency.                                                                                                                                                                                                    |
|     |                           |                                                                                                                                                                                                                                                           | The first LO output goes to the A12T power<br>amplifier assembly, where it is amplified to drive the<br>harmonic generator. This produces the harmonic pul-<br>ses necessary for heterodyning in the samplers.                                                                                                                                                                                                                                                      |
|     |                           |                                                                                                                                                                                                                                                           | The A12T first LO output goes to A9T and A11T, via<br>the A25T RF splitter assembly. The switching action<br>of a sampler causes a mixing of the first LO frequen-<br>cies and the input signal (T <sub>A</sub> , T <sub>B</sub> , R <sub>A</sub> , or R <sub>B</sub> ). This<br>heterodyning action provides the desired inter-<br>mediate frequency (IF) of 89 MHz $\pm$ 4 MHz. The<br>resultant first IF signals are input to buffer<br>amplifiers A8T and A10T. |
|     |                           | :                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

Reference

Selection

Signal

In the buffer amplifiers, the direct mode signal (40 MHz to 270 MHz) or first IF signal (89 MHz) is mixed with the second local oscillator (LO 2) signal. The A4T LO 2 PCB, which is controlled by the VNA, outputs an LO frequency in the range between 12.25 MHz and 272.25 MHz. The heterodyning of the direct mode/first IF and second LO frequencies produces the desired second IF of 2.25 MHz. The buffer amplifier assemblies provide 0 dB conversion gain. The second IF test and reference signals (TA, RA, and RB) from the A8T and A10T buffer amplifiers go to the A24T Source Lock/Reference Select assembly. The second IF test signal TB — which is output by one half of the A8T buffer amplifier --- goes directly to the A1T Channel **BIF Amplifier.** Source Lock/ The A24T Source Lock/Reference Select assembly (also referred to as the LRL Module), contains switches for selecting the desired second IF signal source for the A2T Reference Channel IF Amplifier, the A3T Channel A IF Amplifier, and the VNA Source Lock circuitry.

> The A24T switches are controlled by the VNA through the A6T Digital Interface PCB. The second IF signal source for the A2T Reference Channel IF Amplifier is either RA or RB. The second IF signal source for the A3T Channel IF Amplifier is either TA or RA. The second IF signal source for the VNA Source Lock circuitry is RA for forward measurements and RB for reverse measurements.

| Third IF<br>Down<br>Conversion<br>and<br>Amplification | The A1T, A2T, and A3T Channel IF Amplifiers have<br>two modes of operation — measurement (LO) and<br>calibration (CAL). In the measurement mode, the<br>second IF signal is mixed with the third local oscil-<br>lator (LO 3) signal of 243 MHz received from the<br>VNA via the A16T Three-Way Power Divider.                                                                                                                                |
|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                        | The heterodyning of the second IF and third LO fre-<br>quency produces the desired third IF of 831/3 kHz.<br>The third IF signal is then amplified as required by<br>five gain-ranging amplifiers before being output to<br>the VNA Synchronous Detector circuits. The gain-<br>ranging amplifiers are controlled by the VNA,<br>through the A6T Digital Interface PCB.                                                                       |
|                                                        | The VNA automatically places the Channel IF<br>Amplifiers in the calibration mode every three<br>minutes. In this mode, an 83¼ kHz signal is<br>received from the VNA via the A16T Three-Way<br>Power Divider. This 83¼ kHz calibration signal goes<br>directly to the gain-ranging amplifiers. These<br>amplifier are then automatically calibrated to assure<br>optimum accuracy and predictability of the Channel<br>IF Amplifier outputs. |